### **PAPER**

# 3D modelling based comprehensive analysis of high- $\kappa$ gate stack graded channel dual material trigate MOSFET

To cite this article: Aadil T. Shora and Farooq A. Khanday 2018 J. Semicond. 39 124016

View the <u>article online</u> for updates and enhancements.

# 3D modelling based comprehensive analysis of high- $\kappa$ gate stack graded channel dual material trigate MOSFET\*

Aadil T. Shora<sup>†</sup> and Farooq A. Khanday

Department of Electronics and Instrumentation, University of Kashmir, Srinagar, India

Abstract: The evolution of the traditional metal oxide semiconductor field effect transistor (MOSFET) from planar single gate devices into 3D multiple gates has led to higher package density and high current drive. However, due to continuous scaling and as a consequent close proximity between source and drain in the nano-regime, these multigate devices have been found to suffer from performance degrading short channel effects (SCEs). In this paper, a three dimensional analytical model of a trigate MOSFET incorporating non-conventional structural techniques like silicon-on-insulator, gate and channel engineering in addition to gate oxide stack is presented. The electrostatic integrity and device capability of suppressing SCEs is investigated by deriving the potential distribution profile using the three dimensional Poisson's equation along with suitable boundary conditions. The other device parameters like threshold voltage and subthreshold swing are produced from the surface potential model. The validity of the proposed structure is established by the close agreement among the results obtained from the analytical model and simulation results.

Key words: silicon-on-nothing; short channel effects; dual material gate; graded channel; trigate MOSFET

**DOI:** 10.1088/1674-4926/39/12/124016 **EEACC:** 2560

#### 1. Introduction

The unremitting device scaling for continuous growth of silicon technology has resulted in higher device density alongside the extraordinary functional capacity in terms of high current drive in semiconductor integrated chips (ICs)[1]. However, the current CMOS logic circuits not only require high transconductance but also low leakage and low subthreshold swing. The device scaling has weakened the gate control over the channel due to the increased influence of the drain voltage in the channel in addition to lowering of the source potential barrier in a traditional planar bulk MOSFET. This has resulted in the introduction of performance degrading short channel effects (SCEs) like drain induced barrier lowering (DIBL), V<sub>th</sub> roll-off, higher subthreshold swing (SS), and hot carrier effects (HCEs) in nanoscale planar MOSFET<sup>[2, 3]</sup>. In order to mitigate the underlying SCEs, the nanoscale MOS-FET has ushered in non-conventional structures like trigate and SOI<sup>[4-6]</sup>. The trigate (TG) configuration enhances threefold the gate control over the channel and its innate ability of suppressing various SCEs has subsequently forged into an appealing structural choice to continue the MOSFET scaling trend<sup>[7, 8]</sup>. Further, the multiple material gate and graded channel have also demonstrated aptness in diminishing the deteriorating impact of draining the electric field on the channel<sup>[9, 10]</sup>. The use of high-κ gate dielectric and gate stack (GS) in nanometer MOSFET has been found effective in reducing the gate leakage current and attaining enhanced control of the channel<sup>[11, 12]</sup>. The techniques of separating the device body and substrate by a buried insulating layer (BL) has further improved the device electrostatics by reducing parasitic capacitances<sup>[13]</sup>.

Goel *et al.*<sup>[14]</sup> have reported a 2-D analytical threshold model of a graded channel dual material double gate MOS-FET and have reported that the optimized values of gatelength ratio, doping concentrations, and gate materials can effectively control performance degrading effects like threshold voltage roll-off, HCEs, and DIBL. A 3D analytical surface potential model of Trigate SOI MOSFET has been given by Ghanatian and Hosseini while the performance analysis of a dual material trigate-silicon-on-nothing (SON) MOSFET has been proposed by Pritha *et al.* employing a gate electrode composed of two materials to improve the device ability in mitigating SCEs<sup>[15, 16]</sup>.

To combine the advantages of gate and channel engineering alongside the high- $\kappa$  GS and BL with TG MOSFET, a new device structure called gate-stack graded-channel dual material trigate (GSGCDMT) SON MOSFET is proposed in this work where the BL layer is composed of air/vacuum. An analytical model of the proposed structure has been developed illustrating the potential distribution, electric field profile,  $V_{\rm th}$ , and SS. The rest of the paper has been organized as follows. The proposed GSGCDMT-SON-MOSFET is demonstrated in Section 2. The 3-D analytical model is derived in section 3. Results and discussions are presented in Section 4. The conclusion is drawn in Section 5.

#### 2. Device structure

The proposed structure of GSGCDMT-SON MOSFET

<sup>\*</sup> Project supported by the Ministry of Electronics and Information Technology (MEITy), Govt. of India under its Visvesvaraya PhD Scheme (PhD-MLA/4(55)/2015-16).

<sup>†</sup> Corresponding author. Email: farooqkhanday@kashmiruniversity.ac.in Received 27 June 2018, revised manuscript received 28 July 2018



Fig. 1. (Color online) 3-D schematic of gate-stack graded-channel dual material trigate MOSFET.

has been shown in Fig. 1. The device consists of a channel being surrounded by gate electrodes on three sides. The gate is engineered to be made of two metals of M<sub>1</sub> and M<sub>2</sub> with work-functions  $\phi_{m1} = 4.8 \text{ eV}$  and  $\phi_{m2} = 4.4 \text{ eV}$  respectively. The length of gate metals are in the ratio of 2:1. The channel is graded into two regions with two different doping concentrations  $Na_1 = 1.5 \times 10^{20} \text{ cm}^{-3}$  and  $Na_2 = 1 \times 10^{18} \text{ cm}^{-3}$ , and the ratio of the lengths of the two regions is 1:2. The device channel and substrate are separated by a buried insulating layer of air. The source and drain doping concentrations are  $N_{\rm D} = 2 \times 10^{26} \ {\rm m}^{-3}$ . The other device parameters - channel length (L), thickness of BL layer  $t_{\text{box}}$ , thickness of channel  $(t_{Si})$ , and width of channel (w) are taken as 40, 10, 30, and 10 nm respectively. The stacked gate oxide is composed of two oxides: low- $\kappa$  silicon dioxide (SiO<sub>2</sub>) and high- $\kappa$  hafnium dioxide (HfO<sub>2</sub>) with thickness  $t_{SiO_2} = 1$  nm and  $t_{HfO_2} = 2$ nm respectively. The high- $\kappa$  oxide layer helps in overcoming the leakage and scaling problems while SiO<sub>2</sub> provides the interface stability and mitigates the fringing fields. In order to calculate the effective oxide thickness (EOT), the use of EOT =

 $t_{\mathrm{High-}\kappa} \frac{\varepsilon_{\mathrm{SiO}_2}}{\varepsilon_{\mathrm{High-}\kappa}}$  is considered inappropriate for non-planar

devices, so we have considered the expression given in Eq. (1) for calculating the EOT in the proposed trigate MOSFET [17]

$$EOT = \frac{w}{\mathcal{F}_{High-\kappa}} \left[ \left( 1 + \mathcal{F}_{High-\kappa} \frac{t_{SiO_2}}{w} \right)^{\frac{\mathcal{F}_{High-\kappa}\mathcal{E}_{High-\kappa}}{\mathcal{F}_{SiO_2}\mathcal{E}_{SiO_2}}} - 1 \right], \quad (1)$$

where  $t_{SiO_2}$ ,  $\varepsilon_{SiO_2}$ ,  $\varepsilon_{High-\kappa}$ , and  $\mathcal{F}_{High-\kappa}$  are dielectric thickness of  $SiO_2$ , dielectric constant of  $SiO_2$ , and high- $\kappa$  dielectric respectively.  $\mathcal{F}_{High-\kappa}$  and  $\mathcal{F}_{SiO_2}$  are fitting parameters of  $SiO_2$  and high- $\kappa$  dielectric (HfO<sub>2</sub>) whose values are estimated as 1.5 and 0.95 respectively.

# 3. Analytical model formulation

In order to have better insight into the operation of the proposed MOSFET structure, the physics based compact analytical model of the surface potential and threshold voltage has been presented in this section.

## 3.1. Surface potential modeling

The device considered is GSGCDMT-SON MOSFET

and has been divided into three regions – Region 1 corresponding to halo doping  $Na_1$  controlled by gate material  $M_1$  of length  $L_1$ , Region 2 corresponds to doping  $Na_2$  under the control of gate material  $M_1$ , and Region 3 corresponds to channel doping of  $Na_2$  and gate material  $M_2$  given as

Region 1: 
$$0 \le y \le L_1$$
;  $0 \le z \le t_{Si}$ ;  $-\frac{w}{2} \le x \le \frac{w}{2}$ , (2)

Region 2: 
$$L_1 \le y \le L_2 - L_1$$
;  $0 \le z \le t_{Si}$ ;  $-\frac{w}{2} \le x \le \frac{w}{2}$ , (3)

Region 3: 
$$L_2 \le y \le L - L_3$$
;  $0 \le z \le t_{Si}$ ;  $-\frac{w}{2} \le x \le \frac{w}{2}$ . (4)

The source is assumed to be grounded and drained at a potential  $V_{\rm DS}$ . The gate-source voltage ( $V_{\rm GS}$ ) is common to trigate and across different gate materials. As the potential in the channel gradually increases from source to drain, this variation can be approximated by a parabolic function<sup>[18]</sup>. If  $\lambda = 1, 2$ , and 3 represent the channel region, then the potential profile between the lateral gates can be written as

$$\psi_{\lambda}(x, y, z) = \mu_{0\lambda}(y, z)x^{2} + \mu_{1\lambda}(y, z)x + \mu_{2\lambda}(y, z), \tag{5}$$

where  $\psi_1(x, y, z)$ ,  $\psi_2(x, y, z)$ , and  $\psi_3(x, y, z)$  represent the electrostatic potential distribution in Region 1, Region 2, and Region 3.

The coefficients of Eq. (5) can be found using following boundary conditions<sup>[19]</sup>

$$\psi_1(x, y, z)|_{y=0} = V_{\text{bi}, 1},$$
 (6a)

$$\psi_1(x, y, z)|_{y=L} = V_{\text{bi}, 2} + V_{\text{DS}}.$$
 (6b)

 $V_{\text{bi, 1}}$  and  $V_{\text{bi, 2}}$  are the built-in potential at the source/channel and drain/channel junction respectively.

The electric field at the gate-oxide and channel interface is assumed to be continuous in GSGCDMT-SON MOS-FET, we have

$$\left. \frac{\mathrm{d}\psi_{\lambda}(x,y,z)}{dz} \right|_{x=0,z=0} = \frac{\varepsilon_{\mathrm{eff}}}{\varepsilon_{\mathrm{Si}}.\mathrm{EOT}} \left( \psi_{\mathrm{S}\lambda}(y) - V_{\mathrm{GS}\lambda}' \right), \tag{6c}$$

$$\frac{\mathrm{d}\psi_{\lambda}(x,y,z)}{dz}\bigg|_{x=0,z=t_{\mathrm{Si}}} = \frac{\varepsilon_{\mathrm{BL}}}{\varepsilon_{\mathrm{Si}}t_{\mathrm{BL}}} \Big(V_{\mathrm{sb}\lambda}^{'} - \psi_{\mathrm{sb}\lambda}(y)\Big). \tag{6d}$$

Because of the symmetry along the x-direction as shown in Fig. 2(b), we have

$$\psi_{\lambda}\left(-\frac{w}{2}, y, z\right) = \psi_{\lambda}\left(+\frac{w}{2}, y, z\right).$$
 (6e)

 $\varepsilon_{\rm eff}$ ,  $\varepsilon_{\rm BL}$ , and  $\varepsilon_{\rm Si}$  are the dielectric constant of the front gate oxide, BL, and silicon body respectively. EOT and  $t_{\rm BL}$  are the thicknesses of the front gate oxide and BL respectively.  $V_{\rm GS}' = V_{\rm GS} - V_{\rm Fb\lambda}$ , where  $V_{\rm Fb1}$ ,  $V_{\rm Fb2}$ , and  $V_{\rm Fb3}$ , represent the channel flatband voltage in Region 1, Region 2, and Region 3 respectively.  $V_{\rm sb\lambda}' = V_{\rm sub} - V_{\rm Fbb\lambda}$ ,  $V_{\rm sub}$  is the substrate bias voltage and  $V_{\rm Fbb\lambda}$  is the back channel interface flatband voltage.  $\psi_{\rm s\lambda}(y)$  and  $\psi_{\rm sb\lambda}(y)$  represent the front channel surface potential and back channel potential.



Fig. 2. (Color online) Cross-sectional view of graded-channel gate-stack dual material trigate MOSFET.

Using above boundary conditions, the coefficients are obtained as

$$\mu_{0\lambda}(y,z) = \left(\frac{4}{w^2} \left(\psi_{s\lambda}(y) - \mu_{2\lambda}(y,z)\right)\right),\tag{7}$$

$$\mu_{1\lambda}(y,z) = 0. \tag{8}$$

The coefficient  $\mu_{2\lambda}(x, y)$  can be derived by assuming the parabolic potential profile in the vertical direction for low  $V_{\rm DS}$  such that the potential in the center plane of the channel of GSGCDMT-SON MOSFET can be written as [20]:

$$\mu_{2\lambda}(y,z) = \psi_{S}(y) + \frac{\varepsilon_{\text{eff}}}{\varepsilon_{\text{Si}}.\text{EOT}} \left( \psi_{S}(y) - V'_{\text{GS}\lambda} \right) z - \left[ \left( \frac{C_{\text{BL}}}{C_{\text{eff}}} + \frac{C_{\text{BL}}}{C_{\text{Si}}} + 1 \right) \psi_{s\lambda}(y) - \left( 1 + \frac{C_{\text{BL}}}{C_{\text{Si}}} \right) V'_{\text{GS}1} \right] \frac{C_{\text{eff}} t_{\text{BL}}}{\varepsilon_{\text{BL}}} - V'_{\text{sb\lambda}} z^{2},$$

$$t_{\text{Si}}^{2} \left( 1 + 2 \frac{C_{\text{Si}}}{C_{\text{BL}}} \right)$$
(9)

where  $C_{\text{eff}}$ ,  $C_{\text{BL}}$ ,  $C_{\text{Si}}$  represent the effective front gate oxide capacitance, BL capacitance, and Si channel capacitance.

The surface potential  $\psi_{s\lambda}$  in GSGCDMT-SON MOSFET can be calculated by solving a three dimensional Poisson's equation [21] given by

$$\frac{\partial^2 \psi(x, y, z)}{\partial x^2} + \frac{\partial^2 \psi(x, y, z)}{\partial y^2} + \frac{\partial^2 \psi(x, y, z)}{\partial z^2} = -\frac{q N a_j(x, y, z) \Big|_{j=1,2}}{\varepsilon_{\text{Si}}},$$
(10)

where  $Na_j(x,y,z)|_{j=1,2} = (Na_j + n(x,y,z))$ , and n(x, y, z) is the mobile electron charge density and j corresponds to channel doping. Considering full depletion approximation for the channel under zero bias condition and  $Na_i \gg n(x, y, z)$ such that  $Na_i(x, y, z) \cong qNa_i$ , q is electron charge.

On solving Eqs. (5) and (10) using the coefficients derived in Eqs. (7), (8), and (9), we get

$$\frac{\partial^{2} \psi_{s\lambda}(y)}{\partial y^{2}} - \alpha \psi_{s}(y) = \beta_{\lambda} - 2 \frac{t_{Si}}{\delta C_{Si}} \left[ w^{2} - 4 \left( x^{2} + z^{2} \right) - \right] V'_{sb\lambda}, \tag{11}$$

$$\alpha = \left\{ 8 \frac{C_{\text{eff}}}{\delta} \left[ t_{\text{Si}}^2 \left( 1 + \frac{C_{\text{Si}}}{C_{\text{BL}}} \right) \right] z + 2 \frac{C_{\text{Si}}}{\delta t_{\text{Si}}} \left[ \frac{C_{\text{eff}}}{C_{\text{BL}}} + \frac{C_{\text{eff}}}{C_{\text{Si}}} + 1 \right] \right.$$

$$\times \left( w^2 - 4 \left( y^2 + z^2 \right) \right) \right\},$$

$$\beta_{\lambda} = q N a_{\parallel} w^2 \delta^{-1} \left( 1 + 2 \frac{C_{\text{Si}}}{C_{\text{BL}}} \right) t_{\text{Si}}^2 + 4 t_{\text{Si}}^2 \frac{\varepsilon_{\text{eff}}}{EOT\delta} \left( 1 + 2 \frac{C_{\text{Si}}}{C_{\text{BL}}} \right) \right.$$

$$\times x t_{\text{Si}}^2 V'_{\text{GS}\lambda} + \left( \frac{C_{\text{eff}}}{C_{\text{BL}}} + \frac{C_{\text{eff}}}{C_{\text{Si}}} \right) \left( w^2 - \left( x^2 + z^2 \right) \right) \frac{C_{\text{Si}}}{t_{\text{Si}} \delta} V'_{\text{GS}\lambda},$$

$$\delta = \left( t_{\text{Si}}^2 \left( 1 + 2 \frac{C_{\text{Si}}}{BL} \right) \right) \left( w^2 \varepsilon_{\text{Si}} + C_{\text{eff}} \left( w^2 - 4z^2 \right) x \right)$$

$$- \left( \frac{C_{\text{eff}}}{C_{\text{PI}}} + \frac{C_{\text{eff}}}{C_{\text{Si}}} + 1 \right) \left( \varepsilon_{\text{Si}} \left( 4z^2 - w^2 \right) x^2 \right),$$

The general form of surface potential  $\psi_{s\lambda}(y)$  in GSGCD-MT-SON MOSFET can be obtained by solving the second order differential equation given in Eq. (11). Its solution is given as

$$\psi_{s\lambda}(y) = C_{\lambda} e^{\eta \mathcal{P}_{\lambda}} - \mathcal{D}_{\lambda} e^{-\eta \mathcal{P}_{\lambda}} - \sigma_{\lambda}. \tag{12}$$

Here  $\sigma_{\lambda} = -\frac{\beta_{\lambda}}{\alpha}$ ,  $\eta = \sqrt{\alpha}$ , and  $\mathcal{P}_{\lambda}$  takes the value  $\mathcal{P}_{1} = y$ ,  $\mathcal{P}_2 = y - (L_2 - L_1)$ , and  $\mathcal{P}_3 = y - L_2$ .  $C_{\lambda}$  and  $\mathcal{D}_{\lambda}$  are arbitrary constants to be determined by using the following boundary conditions:

i. 
$$\psi_1(x, L_1, z)\big|_{x=0, z=0} = \psi_2(x, (L_2 - L_1), z)\big|_{x=0, z=0}$$
ii.  $\psi_{s1}(L_1) = \psi_{s2}(L_2 - L_1)$ 
iii.  $\frac{\mathrm{d}\psi_{s1}(x, y, z)}{\mathrm{d}y}\Big|_{y=L_1} = \frac{\mathrm{d}\psi_{s2}(x, y, z)}{\mathrm{d}y}\Big|_{y=L_2 - L_1}$ 
iv.  $\psi_2(x, L_2, z)\big|_{x=0, z=0} = \psi_3(x, L_2, z)\big|_{x=0, z=0}$ 
v.  $\psi_{s2}(L_2) = \psi_{s3}(L_2)$ 
vi.  $\frac{\mathrm{d}\psi_{s2}(x, y, z)}{\mathrm{d}y}\Big|_{y=L_2} = \frac{\mathrm{d}\psi_{s3}(x, y, z)}{\mathrm{d}y}\Big|_{y=L_2}$ .
Using the above boundary conditions, we get the coeffi-

cients  $C_{\lambda}$  and  $\mathcal{D}_{\lambda}$  as

$$C_{1} = \{ (V_{bi,2} + V_{DS} + \sigma_{3}) - (V_{bi,1} + \sigma_{1}) e^{-\eta L} + (\sigma_{1} - \sigma_{2}) \cosh(\eta (L_{3} - (L_{1} - L_{2}))) + (\sigma_{2} - \sigma_{3}) \cosh(\eta (L_{3} - L_{2})) \} \{ 2 \sinh(\eta L) \}^{-1},$$

| Table 1  | Employed device pa | rameters   |
|----------|--------------------|------------|
| rable r. | Employed device pa | i ameters. |

| Device structure | $\phi_{\rm m1}$ (eV) | $\phi_{\rm m2}  ({\rm eV})$ | $Na_1 \text{ (cm}^{-3})$ | $Na_2 \text{ (cm}^{-3})$ |
|------------------|----------------------|-----------------------------|--------------------------|--------------------------|
| Conventional     | 4.8                  | 4.8                         | $1.5 \times 10^{20}$     | $1.5 \times 10^{20}$     |
| DMG              | 4.8                  | 4.4                         | $1.5 \times 10^{20}$     | $1.5 \times 10^{20}$     |
| GC               | 4.8                  | 4.8                         | $1.5 \times 10^{20}$     | $1 \times 10^{18}$       |
| DMG-GC           | 4.8                  | 4.4                         | $1.5 \times 10^{20}$     | $1 \times 10^{18}$       |



Fig. 3. (Color online) Surface potential distribution as a function of channel length. (a) Surface potential versus different gate oxide. (b) Surface potential distribution for conventional, DMG-, GC-, and DMG-GC- GS Trigate SON MOSFET as a function channel length.

$$\mathcal{D}_{1} = (V_{\text{bi},1} + \sigma_{1}) - C_{1},$$

$$C_{2} = C_{1}e^{\eta L_{1}} - (\sigma_{1} - \sigma_{2})/2,$$

$$\mathcal{D}_{2} = \mathcal{D}_{1}e^{-\eta L_{1}} - (\sigma_{1} - \sigma_{2})/2,$$

$$C_{3} = C_{2}e^{\eta}(L_{2} - L_{1}) - (\sigma_{2} - \sigma_{3})/2,$$

$$\mathcal{D}_{3} = \mathcal{D}_{2}e^{-\eta}(L_{2} - L_{1}) - (\sigma_{2} - \sigma_{3})/2.$$

### 3.2. Threshold voltage modelling

The threshold voltage is taken to be that value of gate source voltage ( $V_{\rm GS}$ ) at which the minimum surface potential  $\psi_{\rm s}(y_{\rm min}) = 2\phi_{\rm F}$ , where  $\phi_{\rm F}$  is the difference between the extrinsic Fermi level in the bulk region and the intrinsic Fermi level<sup>[22]</sup>.  $y_{\rm min}$  is the position of minimum surface potential in the channel, which occurs under the higher work-function gate material ( $M_1$ ), and can be calculated as:

$$\left. \frac{\partial^2 \psi_{s1}(y)}{\partial y^2} \right|_{y=y_{\min}} = 0. \tag{13}$$

#### 4. Result and discussion

To verify the proposed 3-D analytical model, all the device simulations have been performed using 3D device simulator ATLAS<sup>[23]</sup>. Several physics-based models are used for GSGCDMT-SON MOSFET simulation like the concentration dependent mobility model, transverse field and temperature dependent Arora models. Shockley-Read-Hall and Auger recombination model have also been employed in the simula-



Fig. 4. (Color online) Surface potential distribution as a function of channel length for GSGCDMT SON MOSFET against different values of  $V_{\rm ds}$ .

tion. The employed device parameters are as given in Table 1.

Fig. 3 shows the surface potential distribution plotted as a function of channel length for gate and channel engineered devices and against different gate oxides. Fig. 3(a) shows the comparison of surface potential distribution for different gate dielectrics for GSGCDMT-SON MOSFET. It can be observed that the high- $\kappa$  dielectric (HfO<sub>2</sub> + SiO<sub>2</sub>) gate stack increases the surface potential than a low- $\kappa$  dielectric (SiO<sub>2</sub>), implying higher gate capacitance and reduced gate leakage current while assuring small capacitive coupling than high- $\kappa$ gate dielectric (HfO<sub>2</sub>). The comparison of surface potential distribution between conventional (single material gate and nongraded channel), dual material gate (DMG), graded channel (GC), and the DMG-GC with gate stack TG SON MOSFET is shown in Fig. 3(b). The conventional TG device has the lowest minimum potential and has been found to suffer from DIBL due to  $V_{DS}$  fluctuations. With DMG TG device structure, the source junction is shielded from  $V_{\rm DS}$  fluctuations because of the step in the potential profile. In the GC TG device, the high-doped implant is confined around the source region, while rest of the channel is lightly doped. The  $V_{th}$  of the device will be controlled by the implant region reducing the effective channel length resulting in a higher drive current. The DMG-GC TG device will be a high performance device as the DMG will shield the device against the DIBL effect and GC will improve the drain-to-source punch through resistance and consequently improve the short channel behavior of the device.

Fig. 4 shows the variation of the GSGCDMT-SON MOS-FET surface potential distribution as a function of channel length for different values of drain voltage ( $V_{\rm DS}$ ). It can be observed that no or little change in surface potential distribu-



Fig. 5. (Color online) Variation of electric field along the channel for conventional, GCTG, DMTG, and GSGCDMT SON MOSFET.



Fig. 6. (Color online) Threshold voltage variation as a function of channel length. (a) Threshold voltage variations for conventional, DMG-, GC-, and DMG-GC-GS Trigate SON MOSFET. (b) Threshold voltage variations for different gate oxides.

tion occurs in a major portion of the channel length except towards the drain side of the channel. This indicates the device's ability in suppressing the performance degrading DIBL effect due to gate and channel engineering techniques. The analytical and simulated values are in close agreement with each other. Fig. 5 shows the comparison in the variation of lateral electric field  $E_{\lambda}(y) = -\partial \psi_{s\lambda}(y)/\partial y$  of DMG-GC, DMG, GC, and conventional gate stack TG SON MOSFET as a function of the position along the channel length<sup>[24]</sup>. It can be seen that the electric field is almost uniform throughout the channel and redistributes mostly at the drain side, which is a desired characteristic for superior device performance. The electric field at the drain in case of the proposed DMG-GC-GS-TG SON MOSFET is significantly reduced due to low doping of the corresponding channel region and use of low work-function gate material near the drain. This results in an enhanced HCE suppression thus improving device reliability.

Fig. 6 shows the plots of the threshold voltage as a function of position along the channel. In Fig. 6(a), the threshold voltage is compared between conventional, DMG, GC, and DMG-GC gate stack TG SON MOSFET as a function of chan-



Fig. 7. (Color online) DIBL comparison along the channel for DMG, GC, and DMG-GC GS-TG-SON MOSFET. The symbols in the graph represent the simulated values from TCAD for the proposed model.

nel length. It can be observed that the threshold at the smaller gate length tends to roll off due to the close proximity between source and drain and at the large gate length, remains constant. The  $V_{th}$  is minimum in the case of the graded channel as the high-doped channel region reduces the effective channel length while it is highest in the case of the conventional Trigate structure due to the higher channel potential barrier. The DMG-GC has a slightly higher  $V_{\rm th}$  than the GC structure due to the dual material gate configuration and thus provides higher transconductance than the conventional and DMG trigate structure. Fig. 6(b) shows the influence of different gate oxides on the threshold voltage of GSGCDMT-SON MOSFET. It can be observed that the threshold roll off increases with high- $\kappa$  gate dielectric signifying higher carrier velocity. The DMG-GC trigate SON MOSFET with HfO<sub>2</sub> as gate dielectric can be seen to provide higher threshold voltage roll-off due to higher field induced barrier lowering which substantiate faster device operation in addition to reduction of leakage current in the off state of the device.

Fig. 7 shows the DIBL comparison of DMG, GC, and DMG-GC with GS TG SON MOSFET as a function of position along the channel from source to drain. It can be seen from the figure that the GSGCDMT SON MOSFET shows better performance in suppressing DIBL, which is defined as

$$DIBL = \frac{\Delta V_{th}}{\Delta V_{DS}} = \frac{V_{th}|_{lin} - V_{th}|_{sat}}{V_{DS}|_{sat} - V_{DS}|_{lin}}.$$

This reduction of DIBL in GSGCDMT structure is due to better gate controllability and screening of the minimum potential position from  $V_{\rm DS}$  due to gate and channel engineering techniques. The calculated and simulated values are in close agreement.

Fig. 8 shows the variation of the subthreshold swing  $SS = 2.3v_t \left[ \frac{d\phi_{s1}(y)}{dV_{GS}} \right]_{y=y_{min}}^{-1}$  along the channel length for the DMG, GC, and DMG-GC with GS TG SON MOSFET<sup>[25]</sup>. It can be observed that the subthreshold swing is minimum in the case of GSGCDMT -SON MOSFET. This can be attributed to the small off state leakage current and better gate control of the channel due to the graded channel and dual materi-



Fig. 8. (Color online) Subthreshold Swing comparison along the channel GC-, DMG-, and DMG-GC- GS-TG SON MOSFET. The symbols in the graph represent the simulated values from TCAD for the proposed model.

al gate architecture of the device. The subthreshold swing attains a maximum value of about 80 mV/dec at the source junction, and it gradually goes down and saturates to about 60 mV/dec. Thus, a major portion of the channel is protected against SCEs and hence improves the performance of nanoscale MOSFET. All this detailed analysis about SCEs over the proposed model brings us to a conclusion about the aptness of this structure to subdue various SCEs like DIBL, HCEs, and improve the device electrostatics. This makes the proposed MOSFET structure quite a promising candidate in the era of device miniaturization as the structure is compatible with conventional planar technology. The calculated and simulated results almost match each other.

### 5. Conclusion

In this work, the graded channel gate stack dual material trigate SON MOSFET has been investigated for SCEs in the nano regime by the developed analytical model of the surface potential and threshold voltage based on three dimensional Poisson's equation. The results obtained clearly establish that the proposed structure exhibits higher immunity to SCEs, which can be understood from the surface potential distribution, electric field, threshold voltage, DIBL, and subthreshold characteristics. The close agreement between the results obtained from the analytical model and the simulation validates the proposed model.

#### References

- Emerging Research Devices. International technology roadmap for semiconductors. 2013
- [2] Kim Y B. Challenges for nanoscale MOSFETs and emerging nanoelectronics. Trans Electr Electron Mater, 2010, 11: 93
- [3] Xie Q, Xu J, Taur Y. Review and critique of analytic models of MOSFET short-channel effects in subthreshold. IEEE Trans Electron Devices, 2012, 59: 1569
- [4] Riyadi M A, Suseno J E, Ismail R. The future of non-planar nanoelectronics MOSFET devices: a review. J Appl Sci, 2010, 10: 2136
- [5] Balestra F, Cristoloveanu S, Benachir M, et al. Double-gate sil-

- icon-on-insulator transistor with volume inversion: A new device with greatly enhanced performance. IEEE Electron Device Lett, 1987, 8: 410
- [6] Ferain I, Collinge C A, Colinge J P. Multigate transistors as the future of classical metal—oxide—semiconductor field-effect transistors. Nature, 2011, 479: 310
- [7] Doyle B S. High performance fully-depleted tri-gate CMOS transistors. IEEE Electron Device Lett, 2003, 24: 263
- [8] Guo Z B, Zhang J Y, Ye Z C, et al. 3-D analytical model for short-channel triple-gate junctionless MOSFETs. IEEE Trans Electron Devices, 2016, 63: 3857
- [9] Liu H, Kuang Q, Luan S, et al. Performance analysis of dualmaterial gate SOI MOSFET. IEEE International Conference on Electron Devices and Solid-State Circuits, 2009
- [10] Ferhati H, Djeffal F. Graded channel doping junctionless MOSFET: a potential high performance and low power leakage device for nanoelectronics applications. J Comput Electron, 2018, 17: 129
- [11] Dutta P K, Bagga N, Naskar K et. al. Analysis and simulation of dual metal double gate SON MOSFET using hafnium dioxide for better performance. Michael Faraday IET International Summit 2015
- [12] Sharma A, Jain A, Pratap Y, et al. Effect of high-k and vacuum dielectrics as gate stack on a junctionless cylindrical surrounding gate (JL-CSG) MOSFET. Solid-State Electron, 2016, 123: 26
- [13] Monfray S, Skotnicki T, Fenouillet-Beranger C, et al. Emerging silicon-on-nothing (SON) devices technology. Solid-State Electron, 2013, 48: 887
- [14] Goel E. 2-D analytical modeling of threshold voltage for graded-channel dual-material double-gate MOSFETs. IEEE Trans Electron Devices, 2016, 63: 966
- [15] Ghanatian H, Hosseini S E. Analytical modeling of subthreshold swing in undoped trigate SOI MOSFETs. J Comput Electron, 2016, 15: 508
- [16] Banerjee P, Sarkar S K. 3-D analytical modeling of dual-material triple-gate silicon-on-nothing MOSFET. IEEE Trans Electron Devices, 2017, 64: 368
- [17] Francisco R, Isabel T, Godoy A, et al. Equivalent oxide thickness of trigate SOI MOSFETs with high-*k* insulators. IEEE Trans Electron Devices, 2009, 56: 2711
- [18] Young K K. Short-channel effect in fully depleted SOI MOS-FETs. IEEE Trans Electron Devices, 1989, 36: 399
- [19] Bhattacharyya G. Comprehensive quantum mechanical modeling of short channel SON MOSFET with spatial composition grading of binary metal alloy gate electrode. Superlattices Microstruct, 2015, 83: 676
- [20] Ghanatian H, Hosseini S E. Analytical modeling of subthreshold swing in undoped trigate SOI MOSFETs. 23rd Iranian Conference on Electrical Engineering, 2015
- [21] Wu S H. Investigation of multi- $V_{\text{th}}$  efficiency for trigate GeOI p-MOSFETs using analytical solution of 3-D Poisson's equation. IEEE Trans Electron Devices, 2015, 62: 88
- [22] Mohammadi H, Abdullah H, Dee C F. A modified two dimensional analytical model for short-channel fully depleted SOI MESFET's. Microelectron Reliab, 2018, 83: 173
- [23] Atlas User's Manua. SILVACO Int. 2017
- [24] Karatsori T A, Theodorou C G, Haendler S. Hot-carrier degradation model for nanoscale ultra-thin body ultra-thin BOX SOI MOSFETs suitable for circuit simulators. Microelectron Eng, 2016: 159: 9
- [25] Baral B, Das A K, De D, et al. An analytical model of triplematerial double-gate metal-oxide-semiconductor field-effect transistor to suppress short channel. Solid-State Electron, 2016, 29: 47